# Design of SRAM Cell and Array Using Adiabatic Logic

M. Mayilsamy, M. Saravanakumar, V. Rukkumani, B. Sharmila and K. Srinivasan

Abstract--- A novel SRAM cell together with higher discharge management and increased memory retention competence is planned. At this juncture, the memory array designed victimisation the planned SRAM unit comprise every part of its word lines, in addition to bit lines obsessed adiabatically victimisation differential cascode and pre-resolved adiabatic logic (DCPAL), in addition it functions like a buffer in case of the memory group. At this point, the VT disparity will be effectively managed by means of adjusting the ground-line, in addition to power-line voltage of the SRAM cell. Moreover, the styles are enforced victimisation 45-nm technology representations in operation at a provide voltage of zero.

*Keywords---* Differential Cascode and Pre-resolved Adiabatic Logic, VT Variation, Positive-feedback Adiabatic Logic nMOS Technology.

#### I. INTRODUCTION

In recent times, the power dissipation is more of a chief complication of VLSI style. Hence the investigators boast conferred numerous standard low-power style resolutions, together with the key schemes being a condensed provides effective voltage, balancing the device dimension, etc. On the other hand, they undergo restrictions on the far side an exact point, bring about novel and non-traditional schemes, similar to the adiabatic or energy recovery systems. It is to be observed that the adiabatic systems established within the related works, namely., 2N-2P, 2N-2N2P, in addition to positive-feedback adiabatic logic (PFAL), have influence over higher power effectiveness distinctive and constrain more than the traditional low-power systems [1]. In view of this fact, it enforces the exercise of those powerful adiabatic systems in functioning the bit, in addition to word lines of a SRAM unit. While considering several nanoscale SRAM unit, the fluctuation in the amount of dopant particle and ensuing predetermined voltage deviations cause serious problems to the researcher [2]. As a result, this complication may be taken in hand by dynamic the power/ground-line voltage.

It is to be noted that the pass electronic transistor logic could well be a traditionally employed to the several CMOS logic. Whereas the CMOS owns fine improvement in organizing whichever kind of logic operates, the quantity of transistors needed is reasonably enormous. Consequently, this reality ends up in the selection of pass electronic transistor logic, using the vacant least amount extent of transistors for the purpose of putting logic into operation. At the same time as the CMOS logic undergoes accumulated logic exertion relative to the first inputs, as a result the pass electronic transistor logic permits the first inputs for the purpose of driving the gate and source

M. Mayilsamy, Assistant Professor/ECE, CMS College of Engineering and Technology, Coimbatore, India. E-mail: mailsamy2473@gmail.com

M. Saravanakumar, Asistant Professor/Physics, Gopi Arts and Science College, Gobi. E-mail: saranspectra@gmail.com

V. Rukkumani, Associate professor/EIE, Sri Ramakrishna Engineering College, Coimbatore, India.

E-mail: rukkumani.v@srec.ac.in

B. Sharmila, Professor/EIE, Sri Ramakrishna Engineering College, Coimbatore, India. E-mail: sharmila.rajesh@srec.ac.in K. Srinivasan, Professor and Head /EIE, Sri Ramakrishna Engineering College, Coimbatore, India. E-mail: hod-eie@srec.ac.in

terminals, therefore acquisition condensed logic attempts. This kind of adiabatic logic system executes on the standard of regaining the gone power from the stimulated productivity nodes in the course of resurgence ways. Furthermore, these circuits are extremely economical in the process of managing huge load capacitance comparing the additional stumpy power systems.

Here, the fresh adiabatic logic system structural arrangement planned shows sign of lesser non-adiabatic power indulgence than a number of the opposite adiabatic systems similar to the 2N2N-2P and PFAL [1, 3]. At this point, the facility supply provision the adiabatic system is regarded as the facility clock (PC) as exposed in Figure. 1. It is to be noted that the adiabatic systems using the four-phase laptop possess their operational segments noted as analysis (E), hold (H), recovery (R) and wait phases (W) [1]. Investigation happens once the laptop gradually augments starting 0 to the height voltage, specifically command throughout the hold part. At that time, the PC gradually descends from its top to 0 V, throughout the resurgence element. Prior to the PC ascends once more, 0 V is continued throughout the wait part, and this aspect permits adiabatic cascading.

#### **II. ADIABATIC LOGIC CIRCUITS**

The 2N-2P system encompasses two cross-coupled positive-channel metal-oxide semiconductor (pMOS) transistors, that also operate like a latch. This system has its functional chunk, in addition to its accompaniment in the pull-down set of connections, at the same time as PFAL encompasses a negative-channel metal-oxide semiconductor (nMOS) serviceable chunk, in addition to its accompaniment in the pull-up set-up together with the 2N-2P latch. Here, the input signals direct the PC through 90° [1, 3]. In case of these adiabatic systems, the energy failure for every cycle is provided with the equations below.

$$E_{2N2P} = \left(\frac{2R_P C_L}{T}\right) C_L V_{DD}^2 + C_L V_{TP}^2$$
(1)  
$$E_{2P2P2N} = \left(\frac{2R_N C_L}{T}\right) C_L V_{DD}^2 + C_L V_{TN}^2$$
(2)

Here, CL is the heap capacitance and RP and RN are the trigger gadget protections of the pMOS and nMOS gadgets, separately. VDD is the pinnacle PC voltage by means of T represents the progress time, in addition to VTP and VTN indicates the limit voltages of the gadgets. In case of several adiabatic system, the non-adiabatic vitality misfortune ought to be insignificant to infer the operational advantage. While considering the equations 1 and 2, the initial, in addition to subsequent expressions speak to the adiabatic and non-adiabatic vitality misfortune, individually. The conditions additionally delineate the way that adiabatic vitality possibly be brought down by means of working the system at exceptionally short recurrence limits. Furthermore, it can likewise be construed that the non-adiabatic vitality misfortune is dictated by the heap capacitance. Thus, it can prompt the end that the adiabatic system can't be utilized in driving burden capacitances of substantial qualities, for example, the bit line in addition to word line capacitances of SRAM units. Notwithstanding, the DCPAL adiabatic rationale system appeared in Figure. 2a conquers the trouble of driving elevated burden capacitance, by way of diminished nodal capacitance esteems and circuit engineering. The yield hubs charges and releases all the way through P1 and P2 dependent on the contributions to and IN/. Amid recuperation, the charge put away on the yield hubs gets nourished back to the PC all the way through the criticism ways framed in the course of P1 and P2 [4-7]. The near power vitality dispersal attributes of the adiabatic circuits at the same time as driving 200-pF load capacitance are portrayed DOI: 10.37200/IJPR/V24I2/PR200458

Received: 21 Dec 2019 | Revised: 05 Jan 2020 | Accepted: 18 Jan 2020

in Figure. 2a, b. In DCPAL, through the nMOS gadget work as a footer, the spillage current is decreased, consequently diminishing spillage control scattering.



Figure. 1 DCPAL adiabatic circuit: (a) circuit illustration, (b) energy recovery performance



Figure. 2 (a) Power and (b) energy at the time of driving a 200-pF load capacitance

An additional benefit of DCPAL logic is its improved energy improvement potential as compared against the adiabatic circuit equivalents, as confirmed in Figure. 1b. Subsequent segments explain how the adiabatic circuit can be utilized in SRAM circuits.



Figure. 3: (a) Formulated SRAM unit, (b) write process and (c) read process

## III. DESIGN OF SRAM CELL WITH VARIOUS COMPONENTS

#### A. Address Decoder

A  $8 \times 8$  memory exhibit utilizing the formulated SRAM unit is appeared in Figure. 4, with singular decoders for tending to, amid read along with compose. At this point, two  $3 \times 8$  decoder systems for line tending to and a solitary  $3 \times 8$  decoder are utilized for section tending to. In view of the fact that couple of  $3 \times 8$  decoders are utilized for line tending to, two dimension address interpreting is finished utilizing 6-bit address. It is observed that the alternative of line, in addition to segment tending to is constrained through the write empower (WE), in addition to read empower (RE) signals. The compose/read word line choice signs otherwise the compose/read address interpreting signs are delivered utilizing a three-



Figure 4: SRAM unit array together with a row and column address decoder



Figure 5: (a) SRAM unit along with read driver, (b) SRAM unit together with write driver

Information AND door, with the compose/read empower flag going about as one of the sources of info and the rest of the information sources obtained from the two  $3 \times 8$  push location decoders. As a result of the capacity of driving bigger burden capacitances, the entire bit lines, compose word lines (WWLs), in addition to read word lines are adequately determined through the DCPAL circuit, as appeared in Figure. 5a, b. Fruitful read/compose activities rely upon the timing of the PC connected to every one of the drivers in the cluster.

#### B. Sense Amplifier with Read write driver

Figure 6a demonstrates the sense intensifier circuit intently looking like the double transmission entryway adiabatic rationale circuit (DTGAL) [5]. Figure 6b portrays the compose activity system with the compose driver. **DOI:** 10.37200/IJPR/V24I2/PR200458

Received: 21 Dec 2019 | Revised: 05 Jan 2020 | Accepted: 18 Jan 2020

Subsequent to composing, as a result of the pre-charging of bit lines, the yield hub voltage of the SRAM unit transformations through an ideal esteem. This transformation is detected, in addition to amplified through a sense speaker. At the same time as appeared in the proposed SRAM cell configuration, just a solitary one of the bit lines is utilized for the purpose of read activity. A flag commencing this bit line goes about as the major contributions to the sense enhancer, in addition to an orientation voltage is connected to the next. Moreover, the sense enhancer works utilizing the PC. It is observed that charge recuperation happens commencing the RBL throughout the gadgets N1-P1 (or N2-P2). Furthermore, this entire charge recuperation progression is constrained through the DCPAL adiabatic system. Input of this is additionally acquired from the RBL.



Figure. 6 (a) Read and (b) write operation transients

### C. Timing Diagram of Read and Write Operation

It is to be noted that the utilization of an adiabatic system as an essential piece of adiabatic SRAM exhibit formulates the planning very relevant. As a result, the waveform drifters for the purpose of read are appeared in Figure. 7a. subsequently, the line address translating the flag and RE flag are handled amid T1. It is observed that the yields of the AND doors are handled amid the T2, meant for stage of the read word line (RWL) determination flag. Amid the time T3, the yield flag of the adiabatic cushion is prepared and the necessary read word line is chosen. Amid T4, the flag going all the way through RBL is detected through the sense intensifier. Accordingly, the read activity is finished inside one clock cycle. Figure 6b depicts the planning of the compose activity. Amid time T1, the line address disentangling flag is prepared. Amid T2, the yields of AND entryways are prepared for producing the WWL choice flag. Amid T3, WWL is chosen. Amid T4, input is connected to bit-lines, driven as a result of the formulated adiabatic rationale circuit. Amid T5, the compose task is finished as a result of transforming piece line voltage inside one clock cycle.

### D. Simulation Resuls

The entire adiabatic rationale circuits utilized in the exhibit configuration of the formulated SRAM cell are reproduced utilizing perfect four-stage PC signals. The illustrated figure 4b– c appears peruse, in addition to compose activities of the SRAM cell. It is observed from Table 1 that it approves the utilization of DCPAL-dependent cell especially for its decreased power and vitality esteems in opposition to the 6T SRAM unit for various working

voltages. It is shown from Table 2 that the power dissemination management of SRAM unit all the way through ground-and electrical cable voltage (MCGL). The current moving throughout the footer transistors of the prescribed SRAM unit is observed to be lesser than the routinely organized 6T SRAM unit as illustrated in Table 1.

|      | Proposed SRAM cell |            | 6T SRAM cell |            |
|------|--------------------|------------|--------------|------------|
| MCPL | Power (W)          | Energy (J) | Power (W)    | Energy (J) |
| (V)  |                    |            |              |            |
| 0.8  | 15.62E-14          | 218.28E-18 | 110.6E-14    | 788.5E-18  |
| 0.7  | 9.70E-14           | 112.21E-18 | 16.88E-14    | 124.6E-18  |
| 0.65 | 5.28E-14           | 50.37E-18  | 11.43E-14    | 78.26E-18  |
| 0.5  | 5.71E-14           | 32.98E-18  | 7.88E-14     | 49.32E-18  |

 Table 1 Various values of power and energy dissipation as a consequence of transformation of main cell power

|         | Proposed SRAM cell |            |
|---------|--------------------|------------|
| MCGL(V) | Power (W)          | Energy (J) |
| 0.2     | 63.27E-14          | 435.3E-18  |
| 0.3     | 70.40E-14          | 498.7E-18  |
| 0.4     | 80.66E-14          | 587.6E-18  |
| 0.5     | 84.76E-14          | 529.1E-18  |

# line voltage (MCPL)

## **IV. CONCLUTION**

A low-control SRAM cell, in addition to memory cluster utilizing DCPAL rationale are introduced. The formulated circuits devour essentially a smaller amount of power because of its configuration and the utilization of adiabatic read/compose drivers than 6T SRAM-dependent circuits. Moreover, the formulated cell brings about 30.42 picoW of intensity utilization when contrasted with 98.6 picoW of the 6T SRAM unit, that is 64.17% lower. As a result, the proposed read/compose drivers of the memory exhibit assistance in recouping charge from substantial nodal capacitance of SRAM memory structures, as approved all the way through the exploratory outcomes.

### ACKNOWLEDGMENT

This research was assisted and performed effectively at Department of Electronics and Instrumentation Engineering, Sri Ramakrishna Engineering College, Coimbatore. We would like to express our gratitude to Management, Director (Academics), Principal for assisting us with the infrastructure to perfectly accomplish the research work.

### REFERENCES

1. Nakata, S., T. Kusumuto, M. Miyama, and Y. Matsuda. 2009. Adiabatic SRAM with a large margin of VT variation by controlling the cell power line and word line voltage. In Proceedings ISCAS digest, 393–396.

2. Kanchana Bhaaskaran, V.S., S. Salivahanan, and D.S. Emmanuel. 2006. Semi-custom design of adiabatic adder circuits. In Proceedings of 19th international conference on VLSI design and embedded systems design, 745–748.

3. Hu, J., H. Li, and H. Dong. 2005. A low-power adiabatic register file with two types of energy-efficient line drivers. In 48th Midwest symposium on circuits and systems, 1753–1756.

4. Hu, J.P., X.Y. Feng, J.J. Yu, and Y.S. Xia. 2004. Low power dual transmission gate adiabatic logic circuits and design of SRAM. In 47th Midwest symposium on circuits and systems, 565–568.

5. Sudarshan, Patil, and V.S. Kanchana Bhaaskaran. 2017. Optimization of power and energy in FinFET based SRAM cell using adiabatic logic. In IEEE International conference on Nextgen Electronic Technologies: Silicon to software (ICNETS2). Chennai, 23–25 March 2017.

6. Dinesh Kumar, S., S.K. Noor Mahammad. 2015. A novel adiabatic SRAM cell implementation using split level charge recovery logic. In IEEE 19th international symposium on VLSI design and test (VDAT), 1–2.

7. Nakata, S., H. Suzuki, T. Kusumuto, S.I. Mutoh, H. Makino, M. Miyama, and Y. Matsuda. 2010. Adiabatic SRAM with a shared access port using a controlled ground line and step-voltage circuit. In Proceedings of 2010 IEEE international symposium on circuits and systems, 2474–2477.

8. Kanchana Bhaaskaran, V.S. 2011. Energy recovery performance of quasi adiabatic circuits using lower technology nodes. In India international conference on power electronics 2010 (IICPE2010), 1–7, New Delhi.

9. N. A. Nayan, Y. Takahashi, and T. Sekine, "LSI implementation of a low-power 4×4-bit array two-phase clocked adiabatic static CMOS logic multiplier," Microelectronics Journal, vol. 43, no. 4, pp. 244–249, 2012.

10. V.Rukkumani and N.Devarajan, "Power Efficient Design of Amplifier using Submicron Technology' International Journal of Mechanisms and Robotic Systems, Inderscience Publishers, Vol.2, No. 1, 2014, pp. 1 – 16.

11. V.Rukkumani, K,Srinivasan and M.Saravanakumar, "Design and Analysis of SRAM cells for low Power Reduction using Low Power Techniques" Region 10 Conference (TENCON),22<sup>nd</sup> Nov 2016.

 V. Radhika ,K. Baskaran, "High Resolution DPWM clustered Architecture for Digitally Controlled DC-Dc Converter Using FPGA", International Journal of Cluster Computing ,Springer Publishers, Vol.2, No. 1, 2018, pp. 1 – 10.

13. P.Wang and J.Yu, "Design of two-phase sinusoidal power clock and clocked transmission gate adiabatic logic circuit," Journal of Electronics, vol. 24, no. 2, pp. 225–231, 2007.

14. N. S. S. Reddy, M. Satyam, and K. L. Kishore, "Cascadable adiabatic logic circuits for low-power applications," IET Circuits, Devices and Systems, vol. 2, no. 6, pp. 518–526, 2008.

15. C.S. A.Gong, M.-T. Shiue, C.-T.Hong, and K.-W. Yao, "Analysis and design of an efficient irreversible energy recovery logic in 0.18  $\mu$ mCMOS," IEEE Transactions on Circuits and Systems, vol. 55, no. 9, pp. 2595–2607, 2008.

16. N. Anuar, Y. Takahashi, and T. Sekine, "Two phase clocked adiabatic static CMOS logic and its logic family," Journal of Semiconductor Technology and Science, vol. 10, no. 1, pp. 1–10, 2010.